| Parameters |
| Packaging |
Tube |
| Series |
74LVCH |
| JESD-609 Code |
e4 |
| Pbfree Code |
yes |
| Part Status |
Active |
| Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
| Number of Terminations |
48 |
| ECCN Code |
EAR99 |
| Type |
D-Type |
| Terminal Finish |
Nickel/Palladium/Gold (Ni/Pd/Au) |
| Subcategory |
FF/Latches |
| Technology |
CMOS |
| Voltage - Supply |
1.65V~3.6V |
| Terminal Position |
DUAL |
| Terminal Form |
GULL WING |
| Peak Reflow Temperature (Cel) |
260 |
| Supply Voltage |
1.8V |
| Base Part Number |
74LVCH16374 |
| Function |
Standard |
| Output Type |
Tri-State, Non-Inverted |
| Number of Elements |
2 |
| Polarity |
Non-Inverting |
| Supply Voltage-Min (Vsup) |
1.65V |
| Load Capacitance |
50pF |
| Number of Ports |
2 |
| Output Current |
24mA |
| Number of Bits |
16 |
| Clock Frequency |
150MHz |
| Propagation Delay |
6.1 ns |
| Turn On Delay Time |
1.5 ns |
| Family |
LVC/LCX/Z |
| Logic Function |
D-Type, Flip-Flop |
| Current - Quiescent (Iq) |
20μA |
| Current - Output High, Low |
24mA 24mA |
| Max Propagation Delay @ V, Max CL |
4.5ns @ 3.3V, 50pF |
| Prop. Delay@Nom-Sup |
4.5 ns |
| Trigger Type |
Positive Edge |
| Input Capacitance |
5pF |
| Number of Input Lines |
8 |
| Number of Output Lines |
3 |
| Count Direction |
UNIDIRECTIONAL |
| Clock Edge Trigger Type |
Positive Edge |
| Translation |
N/A |
| Max Frequency@Nom-Sup |
150000000Hz |
| Height |
2.79mm |
| Length |
15.88mm |
| Width |
7.49mm |
| Thickness |
2.59mm |
| Radiation Hardening |
No |
| REACH SVHC |
No SVHC |
| RoHS Status |
ROHS3 Compliant |
| Lead Free |
Lead Free |
| Factory Lead Time |
8 Weeks |
| Lifecycle Status |
ACTIVE (Last Updated: 4 days ago) |
| Mount |
Surface Mount |
| Mounting Type |
Surface Mount |
| Package / Case |
48-BSSOP (0.295, 7.50mm Width) |
| Number of Pins |
48 |
| Weight |
600.301152mg |
| Operating Temperature |
-40°C~125°C TA |
SN74LVCH16374ADL Overview
48-BSSOP (0.295, 7.50mm Width)is the packaging method. You can find it in the Tubepackage. There is a Tri-State, Non-Invertedoutput configured with it. Positive Edgeis the trigger it is configured with. Surface Mountis occupied by this electronic component. The JK flip flop operates at 1.65V~3.6Vvolts. Currently, the operating temperature is -40°C~125°C TA. A flip flop of this type is classified as a D-Type. In this case, it is a type of FPGA belonging to the 74LVCH series. Its output frequency should not exceed 150MHz. The list contains 2 elements. As a result, it consumes 20μA quiescent current and is not affected by external forces. The number of terminations is 48. It is a member of the 74LVCH16374 family. Power is provided by a 1.8V supply. A JK flip flop with a 5pFfarad input capacitance is used here. It belongs to the family of electronic devices known as LVC/LCX/Z. Surface Mount mounts this electronic component. This board is designed with 48pins on it. It has a clock edge trigger type of Positive Edge. This device has the base part number FF/Latches. The flip flop is designed with 16bits. Normal operation requires a supply voltage (Vsup) above 1.65V. This D flip flop is equipped with 0 ports. In addition to its maximum design flexibility, the output current of the T flip flop is 24mA. To operate, the chip has a total of 3 output lines. It has 8lines.
SN74LVCH16374ADL Features
Tube package
74LVCH series
48 pins
16 Bits
SN74LVCH16374ADL Applications
There are a lot of Texas Instruments SN74LVCH16374ADL Flip Flops applications.
- Balanced Propagation Delays
- Memory
- Synchronous counter
- EMI reduction circuitry
- Load Control
- Set-reset capability
- Latch
- Computing
- Instrumentation
- Test & Measurement