| Parameters |
| Polarity |
Non-Inverting |
| Supply Voltage-Max (Vsup) |
3.6V |
| Power Supplies |
3.3V |
| Supply Voltage-Min (Vsup) |
2V |
| Number of Circuits |
2 |
| Load Capacitance |
50pF |
| Output Current |
24mA |
| Clock Frequency |
100MHz |
| Propagation Delay |
6 ns |
| Turn On Delay Time |
1 ns |
| Family |
LVC/LCX/Z |
| Logic Function |
AND, D-Type |
| Current - Quiescent (Iq) |
10μA |
| Current - Output High, Low |
24mA 24mA |
| Number of Bits per Element |
1 |
| Max Propagation Delay @ V, Max CL |
5.2ns @ 3.3V, 50pF |
| Trigger Type |
Positive Edge |
| Input Capacitance |
5pF |
| Number of Output Lines |
1 |
| Clock Edge Trigger Type |
Positive Edge |
| Height |
1.2mm |
| Length |
5mm |
| Width |
4.4mm |
| Thickness |
1mm |
| RoHS Status |
ROHS3 Compliant |
| Lead Free |
Lead Free |
| Factory Lead Time |
6 Weeks |
| Lifecycle Status |
ACTIVE (Last Updated: 1 week ago) |
| Mount |
Surface Mount |
| Mounting Type |
Surface Mount |
| Package / Case |
14-TSSOP (0.173, 4.40mm Width) |
| Number of Pins |
14 |
| Weight |
57.209338mg |
| Operating Temperature |
-40°C~125°C TA |
| Packaging |
Tape & Reel (TR) |
| Series |
74LVC |
| JESD-609 Code |
e4 |
| Pbfree Code |
yes |
| Part Status |
Active |
| Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
| Number of Terminations |
14 |
| Type |
D-Type |
| Terminal Finish |
Nickel/Palladium/Gold (Ni/Pd/Au) |
| Subcategory |
FF/Latches |
| Packing Method |
TR |
| Technology |
CMOS |
| Voltage - Supply |
2V~3.6V |
| Terminal Position |
DUAL |
| Terminal Form |
GULL WING |
| Peak Reflow Temperature (Cel) |
260 |
| Supply Voltage |
2.7V |
| Time@Peak Reflow Temperature-Max (s) |
NOT SPECIFIED |
| Base Part Number |
74LVC74 |
| Function |
Set(Preset) and Reset |
| Qualification Status |
Not Qualified |
| Output Type |
Differential |
SN74LVC74AQPWREP Overview
The flip flop is packaged in 14-TSSOP (0.173, 4.40mm Width). D flip flop is embedded in the Tape & Reel (TR) package. T flip flop uses Differentialas its output configuration. It is configured with a trigger that uses Positive Edge. The electronic part is mounted in the way of Surface Mount. A supply voltage of 2V~3.6V is required for operation. In this case, the operating temperature is -40°C~125°C TA. This D latch has the type D-Type. The 74LVCseries comprises this type of FPGA. This D flip flop should not have a frequency greater than 100MHz. There is 10μA quiescent consumption. Currently, there are 14 terminations. Members of the 74LVC74family make up this object. An input voltage of 2.7Vpowers the D latch. There is 5pF input capacitance for this T flip flop. A device of this type belongs to the family of LVC/LCX/Z. Surface Mount mounts this electronic component. This board has 14 pins. This device's clock edge trigger type is Positive Edge. The RS flip flops belongs to FF/Latches base part number. There is a 3.6Vmaximum supply voltage (Vsup). If you want to maintain normal operation, you should keep the supply voltage (Vsup) above 2V. Its flexibility is enhanced by 2 circuits. Due to its reliability, this T flip flop is well suited for TR. It runs on 3.3Vvolts of power. With a current output of 24mA , it offers maximum design flexibility. It operates with 1 output lines.
SN74LVC74AQPWREP Features
Tape & Reel (TR) package
74LVC series
14 pins
3.3V power supplies
SN74LVC74AQPWREP Applications
There are a lot of Texas Instruments SN74LVC74AQPWREP Flip Flops applications.
- Cold spare funcion
- 2 – Bit synchronous counter
- Count Modes
- Communications
- Registers
- Frequency Dividers
- Control circuits
- Digital electronics systems
- High Performance Logic for test systems
- Single Down Count-Control Line