| Parameters |
| Factory Lead Time |
6 Weeks |
| Lifecycle Status |
ACTIVE (Last Updated: 1 week ago) |
| Mount |
Surface Mount |
| Mounting Type |
Surface Mount |
| Package / Case |
8-VFSOP (0.091, 2.30mm Width) |
| Number of Pins |
8 |
| Weight |
9.610488mg |
| Operating Temperature |
-40°C~85°C TA |
| Packaging |
Tape & Reel (TR) |
| Series |
74AUC |
| JESD-609 Code |
e4 |
| Pbfree Code |
yes |
| Part Status |
Active |
| Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
| Number of Terminations |
8 |
| Type |
D-Type |
| Terminal Finish |
Nickel/Palladium/Gold (Ni/Pd/Au) |
| Subcategory |
FF/Latches |
| Packing Method |
TR |
| Technology |
CMOS |
| Voltage - Supply |
0.8V~2.7V |
| Terminal Position |
DUAL |
| Terminal Form |
GULL WING |
| Peak Reflow Temperature (Cel) |
260 |
| Supply Voltage |
1.2V |
| Terminal Pitch |
0.5mm |
| Base Part Number |
74AUC1G74 |
| Function |
Set(Preset) and Reset |
| Output Type |
Differential |
| Polarity |
Non-Inverting |
| Supply Voltage-Max (Vsup) |
2.7V |
| Number of Circuits |
1 |
| Number of Bits |
1 |
| Clock Frequency |
275MHz |
| Propagation Delay |
2.4 ns |
| Turn On Delay Time |
9.5 ns |
| Family |
AUC |
| Logic Function |
AND, D-Type |
| Current - Quiescent (Iq) |
10μA |
| Output Characteristics |
3-STATE |
| Current - Output High, Low |
9mA 9mA |
| Max I(ol) |
0.009 A |
| Max Propagation Delay @ V, Max CL |
1.8ns @ 2.5V, 30pF |
| Trigger Type |
Positive Edge |
| Input Capacitance |
2.5pF |
| fmax-Min |
275 MHz |
| Clock Edge Trigger Type |
Positive Edge |
| Max Frequency@Nom-Sup |
200000000Hz |
| Height |
900μm |
| Length |
2.3mm |
| Width |
2mm |
| Thickness |
850μm |
| Radiation Hardening |
No |
| RoHS Status |
ROHS3 Compliant |
| Lead Free |
Lead Free |
SN74AUC1G74DCURE4 Overview
The item is packaged in 8-VFSOP (0.091, 2.30mm Width)cases. There is an embedded version in the package Tape & Reel (TR). The output it is configured with uses Differential. It is configured with a trigger that uses a value of Positive Edge. Surface Mountis positioned in the way of this electronic part. Powered by a 0.8V~2.7Vvolt supply, it operates as follows. Currently, the operating temperature is -40°C~85°C TA. This D latch has the type D-Type. In FPGA terms, D flip flop is a type of 74AUCseries FPGA. It should not exceed 275MHzin terms of its output frequency. Despite external influences, it consumes 10μAof quiescent current. In 8terminations, a transmission line is terminated with a JK flip flop that matches its characteristic impedance. The 74AUC1G74family includes it. A voltage of 1.2V provides power to the D latch. JK flip flop input capacitance is 2.5pF farads. AUCis the family of this D flip flop. In this case, the electronic component is mounted in the way of Surface Mount. This board has 8 pins. The clock edge trigger type for this device is Positive Edge. It is part of the FF/Latchesbase part number family. This flip flop is designed with 1 Bits. The maximal supply voltage (Vsup) reaches 2.7V. Despite its superior flexibility, it relies on 1 circuits to achieve it. Considering the reliability of this T flip flop, it is well suited for TR.
SN74AUC1G74DCURE4 Features
Tape & Reel (TR) package
74AUC series
8 pins
1 Bits
SN74AUC1G74DCURE4 Applications
There are a lot of Texas Instruments SN74AUC1G74DCURE4 Flip Flops applications.
- Counters
- ESCC
- Frequency Dividers
- Individual Asynchronous Resets
- Guaranteed simultaneous switching noise level
- Clock pulse
- Digital electronics systems
- Computing
- Matched Rise and Fall
- Load Control