Parameters |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
8-SOIC (0.154, 3.90mm Width) |
Number of Pins |
8 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tape & Reel (TR) |
Published |
2009 |
Series |
10EP |
JESD-609 Code |
e0 |
Part Status |
Obsolete |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
8 |
Type |
D-Type |
Terminal Finish |
Tin/Lead (Sn/Pb) |
Additional Feature |
NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V |
Subcategory |
FF/Latches |
Packing Method |
TAPE AND REEL |
Technology |
ECL |
Voltage - Supply |
-3V~-5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
240 |
Supply Voltage |
3.3V |
Reach Compliance Code |
not_compliant |
Time@Peak Reflow Temperature-Max (s) |
30 |
Base Part Number |
10EP51 |
Function |
Reset |
Qualification Status |
Not Qualified |
Output Type |
Differential |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.5V |
Power Supplies |
-5.2V |
Supply Voltage-Min (Vsup) |
3V |
Number of Circuits |
1 |
Number of Bits |
1 |
Clock Frequency |
3GHz |
Propagation Delay |
370 ps |
Turn On Delay Time |
320 ps |
Family |
10E |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
45mA |
Prop. Delay@Nom-Sup |
0.42 ns |
Trigger Type |
Positive, Negative |
High Level Output Current |
-50mA |
Low Level Output Current |
50mA |
Power Supply Current-Max (ICC) |
47mA |
Clock Edge Trigger Type |
Positive Edge |
Max Frequency@Nom-Sup |
3000000000Hz |
Length |
4.9mm |
Width |
3.9mm |
RoHS Status |
Non-RoHS Compliant |
Lead Free |
Contains Lead |
MC10EP51DR2 Overview
8-SOIC (0.154, 3.90mm Width)is the way it is packaged. There is an embedded version in the package Tape & Reel (TR). T flip flop is configured with an output of Differential. There is a trigger configured with Positive, Negative. In this case, the electronic component is mounted in the way of Surface Mount. With a supply voltage of -3V~-5.5V volts, it operates. It is operating at a temperature of -40°C~85°C TA. This D latch has the type D-Type. JK flip flop is a part of the 10EPseries of FPGAs. Its output frequency should not exceed 3GHz Hz. Despite external influences, it consumes 45mAof quiescent current. The number of terminations is 8. The 10EP51 family contains this object. A voltage of 3.3V is used as the power supply for this D latch. Electronic devices of this type belong to the 10Efamily. There is an electronic component mounted in the way of Surface Mount. This board is designed with 8pins on it. This device exhibits a clock edge trigger type of Positive Edge. The part is included in FF/Latches. There are 1bits in its design. It reaches 5.5Vwhen the supply voltage is maximal (Vsup). Keeping the supply voltage (Vsup) above 3V is necessary for normal operation. Using 1 circuits, it is highly flexible. Considering the reliability of this T flip flop, it is well suited for TAPE AND REEL. In order for the device to operate, it requires -5.2V power supplies. Furthermore, it has NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5Vas a characteristic. The high level output current is set to -50mA. There is no low level output current set at 50mA.
MC10EP51DR2 Features
Tape & Reel (TR) package
10EP series
8 pins
1 Bits
-5.2V power supplies
MC10EP51DR2 Applications
There are a lot of ON Semiconductor MC10EP51DR2 Flip Flops applications.
- Buffer registers
- Communications
- Storage registers
- CMOS Process
- Synchronous counter
- Latch-up performance
- Memory
- Balanced Propagation Delays
- Shift Registers
- Frequency Divider circuits