Parameters |
Factory Lead Time |
21 Weeks |
Lifecycle Status |
ACTIVE (Last Updated: 4 days ago) |
Contact Plating |
Tin |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
8-SOIC (0.154, 3.90mm Width) |
Number of Pins |
8 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Published |
2000 |
Series |
100EP |
JESD-609 Code |
e3 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
8 |
Type |
D-Type |
Additional Feature |
NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V |
Subcategory |
FF/Latches |
Packing Method |
RAIL |
Technology |
ECL |
Voltage - Supply |
-3V~-5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
3.3V |
Current Rating |
22A |
Time@Peak Reflow Temperature-Max (s) |
40 |
Base Part Number |
100EP52 |
Function |
Standard |
Output Type |
Differential |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.5V |
Power Supplies |
-4.5V |
Supply Voltage-Min (Vsup) |
3V |
Number of Channels |
1 |
Output Current |
50mA |
Number of Bits |
1 |
Clock Frequency |
3GHz |
Propagation Delay |
410 ps |
Turn On Delay Time |
330 ps |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
45mA |
Max Input Voltage |
2.42V |
Halogen Free |
Halogen Free |
Breakdown Voltage |
20V |
Trigger Type |
Positive, Negative |
High Level Output Current |
-50mA |
Low Level Output Current |
50mA |
Power Supply Current-Max (ICC) |
47mA |
Clock Edge Trigger Type |
Positive Edge |
Max Frequency@Nom-Sup |
4000000000Hz |
Height |
1.5mm |
Length |
5mm |
Width |
4mm |
Radiation Hardening |
No |
REACH SVHC |
No SVHC |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
MC100EP52DG Overview
8-SOIC (0.154, 3.90mm Width)is the way it is packaged. Package Tubeembeds it. It is configured with Differentialas an output. It is configured with a trigger that uses a value of Positive, Negative. The electronic part is mounted in the way of Surface Mount. A supply voltage of -3V~-5.5V is required for operation. A temperature of -40°C~85°C TAis used in the operation. Logic flip flops of this type are classified as D-Type. JK flip flop belongs to the 100EPseries of FPGAs. There should be no greater frequency than 3GHzon its output. It consumes 45mA of quiescent There are 8 terminations,JK flip flop belongs to 100EP52 family. A voltage of 3.3V is used as the power supply for this D latch. This electronic part is mounted in the way of Surface Mount. 8pins are included in its design. It has a clock edge trigger type of Positive Edge. It is part of the FF/Latchesbase part number family. There are 1bits in its design. It reaches 5.5Vwhen the supply voltage is maximal (Vsup). It is imperative that the supply voltage (Vsup) is maintained above 3Vin order to ensure normal operation. In light of its reliable performance, this T flip flop is well suited for RAIL. The system runs on a power supply of -4.5V watts. In addition to its maximum design flexibility, the output current of the T flip flop is 50mA. Additionally, there are NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V on the electronic flip flop that can be referred to. A high level output current of -50mAis set. There is 50mA output current at the low level. There are 1 channels available.
MC100EP52DG Features
Tube package
100EP series
8 pins
1 Bits
-4.5V power supplies
MC100EP52DG Applications
There are a lot of ON Semiconductor MC100EP52DG Flip Flops applications.
- Balanced 24 mA output drivers
- Event Detectors
- Buffer registers
- Latch
- Control circuits
- Single Down Count-Control Line
- Bus hold
- Convert a momentary switch to a toggle switch
- Frequency Dividers
- Bounce elimination switch