| Parameters |
| Mounting Type |
Through Hole |
| Package / Case |
16-DIP (0.300, 7.62mm) |
| Surface Mount |
NO |
| Operating Temperature |
-40°C~125°C TA |
| Packaging |
Tube |
| Published |
2012 |
| Series |
4000B |
| JESD-609 Code |
e4 |
| Part Status |
Obsolete |
| Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
| Number of Terminations |
16 |
| Type |
D-Type |
| Terminal Finish |
NICKEL PALLADIUM GOLD |
| Subcategory |
FF/Latches |
| Packing Method |
BULK PACK |
| Technology |
CMOS |
| Voltage - Supply |
3V~15V |
| Terminal Position |
DUAL |
| Peak Reflow Temperature (Cel) |
260 |
| Supply Voltage |
5V |
| Time@Peak Reflow Temperature-Max (s) |
30 |
| Base Part Number |
40175 |
| Function |
Master Reset |
| Qualification Status |
Not Qualified |
| Output Type |
Differential |
| Number of Elements |
1 |
| Supply Voltage-Min (Vsup) |
3V |
| Load Capacitance |
50pF |
| Clock Frequency |
45MHz |
| Current - Quiescent (Iq) |
4μA |
| Current - Output High, Low |
3.4mA 3.4mA |
| Output Polarity |
COMPLEMENTARY |
| Number of Bits per Element |
4 |
| Max Propagation Delay @ V, Max CL |
45ns @ 15V, 50pF |
| Trigger Type |
Positive Edge |
| Input Capacitance |
7.5pF |
| fmax-Min |
5 MHz |
| Max Frequency@Nom-Sup |
5000000Hz |
| Width |
7.62mm |
| RoHS Status |
ROHS3 Compliant |
HEF40175BP,652 Overview
The flip flop is packaged in a case of 16-DIP (0.300, 7.62mm). A package named Tubeincludes it. T flip flop is configured with an output of Differential. It is configured with a trigger that uses a value of Positive Edge. This electronic part is mounted in the way of Through Hole. The JK flip flop operates at 3V~15Vvolts. -40°C~125°C TAis the operating temperature. The type of this D latch is D-Type. JK flip flop is a part of the 4000Bseries of FPGAs. Its output frequency should not exceed 45MHz Hz. There are 1 elements in it. As a result, it consumes 4μA of quiescent current without being affected by external factors. It has been determined that there have been 16 terminations. Members of the 40175family make up this object. A voltage of 5V provides power to the D latch. This T flip flop has a capacitance of 7.5pF farads at the input. It is part of the FF/Latchesbase part number family. For normal operation, the supply voltage (Vsup) should be above 3V. Due to its reliability, this T flip flop is well suited for BULK PACK.
HEF40175BP,652 Features
Tube package
4000B series
HEF40175BP,652 Applications
There are a lot of NXP USA Inc. HEF40175BP,652 Flip Flops applications.
- Buffer registers
- Pattern generators
- Frequency Divider circuits
- Parallel data storage
- Bounce elimination switch
- ESCC
- Registers
- Computers
- Counters
- Latch