| Parameters |
| Number of Dedicated Inputs |
7 |
| Voltage Supply - Internal |
4.75V~5.25V |
| Height Seated (Max) |
4.572mm |
| Length |
8.9662mm |
| Width |
8.9662mm |
| Radiation Hardening |
No |
| RoHS Status |
Non-RoHS Compliant |
| Lead Free |
Lead Free |
| Mount |
Surface Mount |
| Mounting Type |
Surface Mount |
| Package / Case |
20-LCC (J-Lead) |
| Number of Pins |
20 |
| Operating Temperature |
0°C~75°C TA |
| Packaging |
Tube |
| Published |
1996 |
| Series |
GAL®18V10 |
| JESD-609 Code |
e3 |
| Part Status |
Obsolete |
| Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
| Number of Terminations |
20 |
| ECCN Code |
EAR99 |
| Terminal Finish |
Matte Tin (Sn) |
| Additional Feature |
REGISTER PRELOAD; POWER-ON RESET |
| HTS Code |
8542.39.00.01 |
| Technology |
CMOS |
| Terminal Position |
QUAD |
| Terminal Form |
J BEND |
| Peak Reflow Temperature (Cel) |
250 |
| Supply Voltage |
5V |
| Terminal Pitch |
1.27mm |
| Frequency |
66.7MHz |
| Time@Peak Reflow Temperature-Max (s) |
40 |
| Base Part Number |
GAL18V10 |
| Pin Count |
20 |
| Operating Supply Voltage |
5V |
| Programmable Type |
EE PLD |
| Max Supply Voltage |
5.25V |
| Min Supply Voltage |
4.75V |
| Number of I/O |
10 |
| Nominal Supply Current |
115mA |
| Propagation Delay |
15 ns |
| Turn On Delay Time |
15 ns |
| Output Function |
MACROCELL |
| Number of Macro Cells |
10 |
GAL18V10B-15LJ Overview
There are 10 macro cells, which provide radio coverage via high-power cell towers, antennas or masts in a mobile phone network.A 20-LCC (J-Lead) package contains the item.In this case, there are 10 I/Os programmed.The termination of a device is set to [0].This electrical part has a terminal position of QUADand is connected to the ground.Power is supplied by a voltage of 5V volts.Package the chip by Tube.The temperature at which it operates is set to 0°C~75°C TAin order to ensure its reliability.Surface Mountshould be used for mounting the chip.In FPGA terms, it is a type of GAL?18V10series FPGA.It has 20pins programmed.This device also displays [0].According to the GAL18V10, its related parts can be found.Optimal efficiency requires a supply voltage of [0].The electronic part is mounted by Surface Mount.It is designed with 20 pins.A maximum supply voltage of 5.25Vis used in its operation.Initially, it requires a voltage of 4.75Vas the minimum supply voltage.This frequency can be achieved at 66.7MHz.Input signals are detected using 7dedicated inputs.
GAL18V10B-15LJ Features
20-LCC (J-Lead) package
10 I/Os
The operating temperature of 0°C~75°C TA
20 pin count
20 pins
GAL18V10B-15LJ Applications
There are a lot of Lattice Semiconductor Corporation GAL18V10B-15LJ CPLDs applications.
- Timing control
- Multiple Clock Source Selection
- Pattern recognition
- Power up sequencing
- Handheld digital devices
- Portable digital devices
- Preset swapping
- Power Meter SMPS
- USB Bus
- Auxiliary Power Supply Isolated and Non-isolated