| Parameters |
| Factory Lead Time |
8 Weeks |
| Contact Plating |
Gold |
| Mount |
Surface Mount |
| Mounting Type |
Surface Mount |
| Package / Case |
48-TFSOP (0.240, 6.10mm Width) |
| Number of Pins |
48 |
| Operating Temperature |
-40°C~125°C TA |
| Packaging |
Tape & Reel (TR) |
| Series |
74LVCH |
| Part Status |
Active |
| Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
| Number of Terminations |
48 |
| Type |
D-Type |
| Technology |
CMOS |
| Voltage - Supply |
1.65V~3.6V |
| Terminal Position |
DUAL |
| Terminal Form |
GULL WING |
| Supply Voltage |
3.3V |
| Terminal Pitch |
0.5mm |
| Base Part Number |
74LVCH16374 |
| Function |
Standard |
| Output Type |
Tri-State, Non-Inverted |
| Number of Elements |
2 |
| Polarity |
Non-Inverting |
| Supply Voltage-Max (Vsup) |
3.6V |
| Number of Ports |
2 |
| Clock Frequency |
300MHz |
| Propagation Delay |
5.4 ns |
| Quiescent Current |
20μA |
| Turn On Delay Time |
7 ns |
| Family |
LVC/LCX/Z |
| Output Characteristics |
3-STATE |
| Current - Output High, Low |
24mA 24mA |
| Number of Bits per Element |
8 |
| Max Propagation Delay @ V, Max CL |
5.4ns @ 3.3V, 50pF |
| Screening Level |
AEC-Q100 |
| Trigger Type |
Positive Edge |
| Input Capacitance |
5pF |
| Clock Edge Trigger Type |
Positive Edge |
| Width |
6.1mm |
| Radiation Hardening |
No |
| RoHS Status |
ROHS3 Compliant |
74LVCH16374ADGG-QJ Overview
48-TFSOP (0.240, 6.10mm Width)is the way it is packaged. The Tape & Reel (TR)package contains it. This output is configured with Tri-State, Non-Inverted. There is a trigger configured with Positive Edge. Surface Mountis in the way of this electric part. Powered by a 1.65V~3.6Vvolt supply, it operates as follows. Currently, the operating temperature is -40°C~125°C TA. It is an electronic flip flop with the type D-Type. It belongs to the 74LVCHseries of FPGAs. A frequency of 300MHzshould not be exceeded by its output. A total of 2 elements are present. There have been 48 terminations. If you search by 74LVCH16374, you will find similar parts. An input voltage of 3.3Vpowers the D latch. The input capacitance of this T flip flop is 5pF farads, which is defined as the capacitance between the input terminals of an op amp with either input grounded. It is a member of the LVC/LCX/Zfamily of D flip flop. Electronic part Surface Mountis mounted in the way. This board is designed with 48pins on it. A Positive Edgeclock edge trigger is used in this device. As soon as 3.6Vis reached, Vsup reaches its maximum value. There are 2 ports embedded in the flip flops. There is 20μA quiescent current consumption by it.
74LVCH16374ADGG-QJ Features
Tape & Reel (TR) package
74LVCH series
48 pins
74LVCH16374ADGG-QJ Applications
There are a lot of Nexperia USA Inc. 74LVCH16374ADGG-QJ Flip Flops applications.
- Frequency Divider circuits
- Bus hold
- Set-reset capability
- Single Down Count-Control Line
- Control circuits
- ESD protection
- Automotive
- Asynchronous counter
- Safety Clamp
- Load Control