Parameters |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
16-SOIC (0.209, 5.30mm Width) |
Number of Pins |
16 |
Supplier Device Package |
16-SOP |
Operating Temperature |
0°C~70°C TA |
Packaging |
Tube |
Series |
74F |
Part Status |
Obsolete |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Type |
JK Type |
Max Operating Temperature |
70°C |
Min Operating Temperature |
0°C |
Voltage - Supply |
4.5V~5.5V |
Frequency |
105MHz |
Base Part Number |
74F112 |
Function |
Set(Preset) and Reset |
Output Type |
Differential |
Operating Supply Voltage |
5V |
Number of Elements |
2 |
Polarity |
Non-Inverting |
Number of Circuits |
2 |
Max Supply Voltage |
5.5V |
Min Supply Voltage |
4.5V |
Number of Bits |
2 |
Clock Frequency |
105MHz |
Propagation Delay |
6.5 ns |
Turn On Delay Time |
5 ns |
Logic Function |
AND, Flip-Flop |
Current - Quiescent (Iq) |
19mA |
Current - Output High, Low |
1mA 20mA |
Number of Bits per Element |
1 |
Max Propagation Delay @ V, Max CL |
6.5ns @ 5V, 50pF |
Trigger Type |
Negative Edge |
High Level Output Current |
-1mA |
Low Level Output Current |
20mA |
Number of Input Lines |
2 |
Number of Output Lines |
3 |
Clock Edge Trigger Type |
Negative Edge |
RoHS Status |
RoHS Compliant |
Lead Free |
Lead Free |
74F112SJ Overview
The item is packaged in 16-SOIC (0.209, 5.30mm Width)cases. D flip flop is included in the Tubepackage. Currently, the output is configured to use Differential. There is a trigger configured with Negative Edge. This electronic part is mounted in the way of Surface Mount. The JK flip flop operates at 4.5V~5.5Vvolts. 0°C~70°C TAis the operating temperature. Logic flip flops of this type are classified as JK Type. In FPGA terms, D flip flop is a type of 74Fseries FPGA. It should not exceed 105MHzin its output frequency. A total of 2elements are present in it. Despite external influences, it consumes 19mAof quiescent current. D latch belongs to the 74F112 family. It is mounted in the way of Surface Mount. The 16pins are designed into the board. It has a clock edge trigger type of Negative Edge. It is designed with 2bits. Using 2 circuits, it is highly flexible. A high level of efficiency can be achieved by maintaining the supply voltage at 5V. There are no output lines on the JK flip flop. The number of input lines is 2. In this case, the high level output current is set to -1mA. 20mA is the low level output current. It is recommended that the operating temperature be lower than 70°C. It is recommended that the operating temperature is higher than 0°C. Initially, it requires a voltage of 4.5V as the minimum supply voltage. It is capable of supporting a maximum supply voltage of 5.5V. We are able to achieve a frequency of 105MHz.
74F112SJ Features
Tube package
74F series
16 pins
2 Bits
74F112SJ Applications
There are a lot of ON Semiconductor 74F112SJ Flip Flops applications.
- Consumer
- Buffered Clock
- Load Control
- Single Up Count-Control Line
- Modulo – n – counter
- Data storage
- Balanced Propagation Delays
- EMI reduction circuitry
- Bus hold
- Latch-up performance