| Parameters |
| Mounting Type |
Surface Mount |
| Package / Case |
20-SOIC (0.295, 7.50mm Width) |
| Surface Mount |
YES |
| Operating Temperature |
0°C~70°C TA |
| Packaging |
Tube |
| Series |
74AS |
| JESD-609 Code |
e4 |
| Pbfree Code |
yes |
| Part Status |
Obsolete |
| Moisture Sensitivity Level (MSL) |
3 (168 Hours) |
| Number of Terminations |
20 |
| Type |
D-Type |
| Terminal Finish |
NICKEL PALLADIUM GOLD |
| Additional Feature |
DUAL-RANK FLIP-FLOP |
| Technology |
TTL |
| Voltage - Supply |
4.5V~5.5V |
| Terminal Position |
DUAL |
| Terminal Form |
GULL WING |
| Peak Reflow Temperature (Cel) |
260 |
| Supply Voltage |
5V |
| Reach Compliance Code |
unknown |
| Time@Peak Reflow Temperature-Max (s) |
NOT SPECIFIED |
| JESD-30 Code |
R-PDSO-G20 |
| Function |
Standard |
| Output Type |
Tri-State, Non-Inverted |
| Number of Elements |
1 |
| Supply Voltage-Max (Vsup) |
5.5V |
| Supply Voltage-Min (Vsup) |
4.5V |
| Number of Ports |
2 |
| Clock Frequency |
125MHz |
| Family |
AS |
| Current - Quiescent (Iq) |
150mA |
| Output Characteristics |
3-STATE |
| Current - Output High, Low |
15mA 48mA |
| Output Polarity |
TRUE |
| Number of Bits per Element |
8 |
| Max Propagation Delay @ V, Max CL |
8ns @ 5V, 50pF |
| Trigger Type |
Positive Edge |
| Height Seated (Max) |
2.65mm |
| Width |
7.5mm |
| RoHS Status |
ROHS3 Compliant |
SN74AS4374BDW Overview
The package is in the form of 20-SOIC (0.295, 7.50mm Width). As part of the package Tube, it is embedded. There is a Tri-State, Non-Invertedoutput configured with it. In the configuration of the trigger, Positive Edgeis used. It is mounted in the way of Surface Mount. The supply voltage is set to 4.5V~5.5V. Temperature is set to 0°C~70°C TA. The type of this D latch is D-Type. The 74ASseries comprises this type of FPGA. Its output frequency should not exceed 125MHz Hz. A total of 1 elements are present. As a result, it consumes 150mA quiescent current and is not affected by external forces. The number of terminations is 20. It is powered from a supply voltage of 5V. ASis the family of this D flip flop. In this case, the maximum supply voltage (Vsup) reaches 5.5V. For normal operation, the supply voltage (Vsup) should be kept above 4.5V. There are 2 ports embedded in the flip flops. DUAL-RANK FLIP-FLOPis also one of its characteristics.
SN74AS4374BDW Features
Tube package
74AS series
SN74AS4374BDW Applications
There are a lot of Rochester Electronics, LLC SN74AS4374BDW Flip Flops applications.
- Digital electronics systems
- Functionally equivalent to the MC10/100EL29
- Common Clocks
- Registers
- Event Detectors
- Individual Asynchronous Resets
- Dynamic threshold performance
- ESCC
- Control circuits
- 2 – Bit synchronous counter