| Parameters |
| Mounting Type |
Surface Mount |
| Package / Case |
20-SOIC (0.209, 5.30mm Width) |
| Surface Mount |
YES |
| Operating Temperature |
0°C~70°C TA |
| Packaging |
Tube |
| Series |
74F |
| JESD-609 Code |
e3 |
| Pbfree Code |
yes |
| Part Status |
Obsolete |
| Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
| Number of Terminations |
20 |
| Type |
D-Type |
| Terminal Finish |
MATTE TIN |
| Technology |
TTL |
| Voltage - Supply |
4.5V~5.5V |
| Terminal Position |
DUAL |
| Terminal Form |
GULL WING |
| Peak Reflow Temperature (Cel) |
260 |
| Supply Voltage |
5V |
| Reach Compliance Code |
unknown |
| Time@Peak Reflow Temperature-Max (s) |
NOT SPECIFIED |
| JESD-30 Code |
R-PDSO-G20 |
| Function |
Standard |
| Qualification Status |
Not Qualified |
| Output Type |
Tri-State, Non-Inverted |
| Number of Elements |
1 |
| Supply Voltage-Max (Vsup) |
5.5V |
| Supply Voltage-Min (Vsup) |
4.5V |
| Number of Ports |
2 |
| Clock Frequency |
140MHz |
| Family |
F/FAST |
| Current - Quiescent (Iq) |
86mA |
| Output Characteristics |
3-STATE |
| Current - Output High, Low |
3mA 24mA |
| Output Polarity |
TRUE |
| Number of Bits per Element |
8 |
| Max Propagation Delay @ V, Max CL |
8.5ns @ 5V, 50pF |
| Trigger Type |
Positive Edge |
| Width |
5.3mm |
| RoHS Status |
ROHS3 Compliant |
74F374SJ Overview
The item is packaged in 20-SOIC (0.209, 5.30mm Width)cases. Package Tubeembeds it. In the configuration, Tri-State, Non-Invertedis used as the output. This trigger is configured to use Positive Edge. There is an electric part mounted in the way of Surface Mount. Powered by a 4.5V~5.5Vvolt supply, it operates as follows. 0°C~70°C TAis the operating temperature. D-Typeis the type of this D latch. In this case, it is a type of FPGA belonging to the 74F series. This D flip flop should not have a frequency greater than 140MHz. A total of 1 elements are present. T flip flop consumes 86mA quiescent energy. A total of 20 terminations have been made. A voltage of 5V is used as the power supply for this D latch. In this case, the D flip flop belongs to the F/FASTfamily. It reaches 5.5Vwhen the maximum supply voltage (Vsup) is applied. If you want to maintain normal operation, you should keep the supply voltage (Vsup) above 4.5V. There are 2 ports embedded in the flip flops.
74F374SJ Features
Tube package
74F series
74F374SJ Applications
There are a lot of Rochester Electronics, LLC 74F374SJ Flip Flops applications.
- Control circuits
- Buffered Clock
- Data storage
- Set-reset capability
- Digital electronics systems
- Load Control
- Circuit Design
- Common Clocks
- Functionally equivalent to the MC10/100EL29
- Counters